28 nm 50% Power-Reducing Contacted Mask Read Only Memory Macro With 0.72-ns Read Access Time Using 2T Pair Bitcell and Dynamic Column Source Bias Control Technique

We propose a new 2T mask read only memory (ROM) with dynamic column source bias control technique, which enables achieving both high-speed operation and low power consumption. It is also possible to overcome the inherent problem of crosstalk between the bitlines. The fabricated 128-kb ROM macro using 28-nm high- k and metal-gate CMOS bulk technology realizes 0.72 ns read access time at the typical 0.85-V supply voltage, which is comparable to that of recent high-speed embedded static random access memories. The measured dynamic power dissipation is reduced by 50% compared to the conventional 2T ROM. The standby leakage can also be reduced to half that of conventional macros.

[1]  Steven Eustis An embedded read only memory architecture with a complementary and two interchangeable power/performance design points , 2004, IEEE International SOC Conference, 2004. Proceedings..

[2]  Meng-Fan Chang,et al.  A full code-patterns coverage high-speed embedded ROM using dynamic virtual guardian technique , 2006, IEEE Journal of Solid-State Circuits.

[3]  Kaushik Roy,et al.  A forward body-biased low-leakage SRAM cache: device, circuit and architecture considerations , 2005, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[4]  Lee-Sup Kim,et al.  A low-power ROM using single charge-sharing capacitor and hierarchical bit line , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[5]  Koji Nii,et al.  A 28 nm 50% power reduced 2T mask ROM with 0.72 ns read access time using column source bias , 2011, 2011 IEEE Custom Integrated Circuits Conference (CICC).

[6]  Koji Ohno,et al.  A 65nm Single-Chip Application and Dual-Mode Baseband Processor with Partial Clock Activation and IP-MMU , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[7]  Meng-Fan Chang,et al.  Noise-Immune Embedded NAND-ROM Using a Dynamic Split Source-Line Scheme for VDDmin and Speed Improvements , 2010, IEEE Journal of Solid-State Circuits.

[8]  David Blaauw,et al.  Robust ultra-low voltage ROM design , 2008, 2008 IEEE Custom Integrated Circuits Conference.

[9]  Riichiro Shirota,et al.  A quick intelligent page-programming architecture and a shielded bitline sensing method for 3 V-only NAND flash memory , 1994 .

[10]  S. Iwanari,et al.  A 0.9 V 1T1C SBT-based embedded non-volatile FeRAM with a reference voltage scheme and multi-layer shielded bit-line structure , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).