A multi-mode blocker-tolerant GNSS receiver with CT sigma-delta ADC in 65nm CMOS
暂无分享,去创建一个
Zhihua Wang | Baoyong Chi | Yang Xu | Zheng Song | Nan Qi | Zehong Zhang
[1] Byeong-Ha Park,et al. A 23mW fully integrated GPS receiver with robust interferer rejection in 65nm CMOS , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[2] Baoyong Chi,et al. A dual-channel GPS/Compass/Galileo/GLONASS reconfigurable GNSS receiver in 65nm CMOS , 2011, 2011 IEEE Custom Integrated Circuits Conference (CICC).
[3] Jonathan Borremans,et al. A 40nm CMOS highly linear 0.4-to-6GHz receiver resilient to 0dBm out-of-band blockers , 2011, 2011 IEEE International Solid-State Circuits Conference.
[4] Andrea Baschirotto,et al. Flexible Baseband Analog Circuits for Software-Defined Radio Front-Ends , 2007, IEEE Journal of Solid-State Circuits.
[5] Jing Jin,et al. Reconfigurable Dual-Channel Multiband RF Receiver for GPS/Galileo/BD-2 Systems , 2012, IEEE Transactions on Microwave Theory and Techniques.
[6] Sebastian Hoyos,et al. Sensitivity Analysis of Continuous-Time $\Delta \Sigma$ ADCs to Out-of-Band Blockers in Future SAW-Less Multi-Standard Wireless Receivers , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.
[7] B. Nauta,et al. Wideband Balun-LNA With Simultaneous Output Balancing, Noise-Canceling and Distortion-Canceling , 2008, IEEE Journal of Solid-State Circuits.
[8] Ming Kong,et al. A universal GNSS (GPS/Galileo/Glonass/Beidou) SoC with a 0.25mm2 radio in 40nm CMOS , 2013, 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers.