Assertion-Based Design with Horus
暂无分享,去创建一个
The Horus tool, based on formally proven correct methods, provides a unified support to assertion-based design, between the specification and the test phases. Given a set of logical and temporal properties written in PSL, Horus automatically constructs a test environment for the design. This construction is fast, correct, and produces efficient monitors and generators. The size of the instrumented design is determined by the number of distinct properties needed to specify the behavior and by the number of repetitions of each property over duplicated blocks that play symmetric roles. We have seen in the case of a wishbone switch that the number of repetitions may be quadratic in the number of nodes that compete for a resource, times the number of resources. The main advantages of our tool is to cover the whole PSL simple subset, and the whole verification flow: from the simulation to the online testing. When synthesized on FPGA, the instrumented design under test can execute at full speed.
[1] W. D. Peterson. Specification for the : WISHBONE System-On-Chip ( SoC ) Interconnection Architecture for Portable IP Cores , 2001 .
[2] Katell Morin-Allory,et al. A proof of correctness for the construction of property monitors , 2005, Tenth IEEE International High-Level Design Validation and Test Workshop, 2005..
[3] Harry D. Foster,et al. Assertion-Based Design , 2010 .
[4] Albin. Property specification language reference manual , 2004 .