Decoupled access/execute computer architectures
暂无分享,去创建一个
[1] Randy H. Katz,et al. Pipe: a high performance VLSI architecture , 1983 .
[2] Neil R. Lincoln. Technology and Design Tradeoffs in the Creation of a Modern Supercomputer , 1982, IEEE Transactions on Computers.
[3] James W. Rymarczyk. Coding guidelines for pipelined processors , 1982, ASPLOS I.
[4] Clifford N. Arnold,et al. Performance evaluation of three automatic vectorizer packages , 1982, ICPP.
[5] J. E. Storer,et al. Functionally Parallel Architecture for Array Processors , 1981, Computer.
[6] Edward W. Kozdrowicki,et al. Second Generation of Vector Supercomputers , 1980, Computer.
[7] Edward M. Riseman,et al. Percolation of Code to Enhance Parallel Dispatching and Execution , 1972, IEEE Transactions on Computers.
[8] Michael J. Flynn,et al. Detection and Parallel Execution of Independent Instructions , 1970, IEEE Transactions on Computers.
[9] J. E. Thornton. Design of a Computer: The Control Data 6600 , 1970 .
[10] G. Amdhal,et al. Validity of the single processor approach to achieving large scale computing capabilities , 1967, AFIPS '67 (Spring).
[11] David W. Anderson,et al. The IBM System/360 model 91: machine philosophy and instruction-handling , 1967 .
[12] Michael J. Flynn,et al. Very high-speed computing systems , 1966 .
[13] H. M. Ernst,et al. Planning a Computer System , 1964 .
[14] Werner Buchholz,et al. Planning a Computer System: Project Stretch , 1962 .