A low-power phase change memory based hybrid cache architecture
暂无分享,去创建一个
Narayanan Vijaykrishnan | Mary Jane Irwin | Yuan Xie | Aditya Yanamandra | Prasanth Mangalagiri | Karthik Sarpatwari | Osama Awadel Karim
[1] John C. Gyllenhaal,et al. An Architectural Framework for Runtime Optimization , 2001, IEEE Trans. Computers.
[2] Kaushik Roy,et al. Gated-Vdd: a circuit technique to reduce leakage in deep-submicron cache memories , 2000, ISLPED '00.
[3] B. Johnson,et al. Overview of Phase-Change Chalcogenide Nonvolatile Memory Technology , 2004 .
[4] David Blaauw,et al. Drowsy caches: simple techniques for reducing leakage power , 2002, ISCA.
[5] Miodrag Potkonjak,et al. MediaBench: a tool for evaluating and synthesizing multimedia and communications systems , 1997, Proceedings of 30th Annual International Symposium on Microarchitecture.
[6] S. Lai,et al. OUM - A 180 nm nonvolatile memory cell element technology for stand alone and embedded applications , 2001, International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224).
[7] K. Osada,et al. A GeSbTe phase-change memory cell featuring a tungsten heater electrode for low-power, highly stable, and short-read-cycle operations , 2003, IEEE International Electron Devices Meeting 2003.
[8] Todd M. Austin,et al. The SimpleScalar tool set, version 2.0 , 1997, CARN.
[9] Norman P. Jouppi,et al. CACTI: an enhanced cache access and cycle time model , 1996, IEEE J. Solid State Circuits.
[10] J. F. Webb,et al. One-dimensional heat conduction model for an electrical phase change random access memory device with an 8F2 memory cell (F=0.15 μm) , 2003 .