Digital switching noise is of major concern in mixed-signal circuits due to the coupling of the noise via a shared substrate to the analog circuits. A significant noise source in this context is the digital clock network that generally has a high switching activity. There is a large capacitive coupling between the clock network and the substrate. Switching of the clock produces current peaks causing simultaneous switching noise (SSN). Sharp clock edges yields a high frequency content of the clock signal and a large SSN. High frequency noise is less attenuated through the substrate than low frequencies due to the parasitic inductance of the interconnect from on-chip to off-chip. In this work, we present a strategy that targets the problems with clock noise. The approach is to generate a clock with smooth edges, i.e. reducing both the high frequency components of the clock signal and the current peaks produced in the power supply. We use a special digital D flip-flop circuit that operates well with the clock. A test chip has been designed where we can control the rise and fall time of the clock edges in a digital FIR filter, and measure the performance of a fifth-order analog active-RC filter.
[1]
Randall L. Geiger,et al.
Integrator design for high-frequency active filter applications
,
1982
.
[2]
Shoichi Masui,et al.
Experimental results and modeling techniques for substrate noise in mixed-signal integrated circuits
,
1993
.
[3]
R. Singh.
A review of substrate coupling issues and modeling strategies
,
1999,
Proceedings of the IEEE 1999 Custom Integrated Circuits Conference (Cat. No.99CH36327).
[4]
Tobias G. Noll.
Carry-save architectures for high-speed digital signal processing
,
1991,
J. VLSI Signal Process..
[5]
Gabor C. Temes,et al.
First-order sensitivity and worst case analysis of doubly terminated reactance two-ports
,
1973
.
[6]
D. J. Allstot,et al.
Rapid simulation of substrate coupling effects in mixed-mode ICs
,
1993,
Proceedings of IEEE Custom Integrated Circuits Conference - CICC '93.
[7]
Mark Vesterbacka.
A robust differential scan flip-flop
,
1999,
ISCAS'99. Proceedings of the 1999 IEEE International Symposium on Circuits and Systems VLSI (Cat. No.99CH36349).