Circuit techniques for a VLSI memory

This paper describes circuit techniques necessary for dynamic RAMs with high-packing density to implement submicron device technology. An on-chip error checking and correcting technique using bidirectional parity checking is proposed to reduce the soft error rate. In a sense-refresh amplifier, capacitor-coupled presenting is introduced to compensate for threshold imbalance. An on-chip supply voltage conversion is described as a solution for a hot carrier-injection problem. A 256K CMOS dynamic RAM has been designed and fabricated as a test vehicle for these techniques.

[1]  P.E. Cottrell,et al.  Hot-electron design considerations for high-density RAM chips , 1980, IEEE Transactions on Electron Devices.

[2]  T. Mano,et al.  A 256K dynamic MOS RAM with alpha immune and redundancy , 1982 .

[3]  T. Wada,et al.  A 256K bit dynamic RAM , 1980, IEEE Journal of Solid-State Circuits.

[4]  T. Mano,et al.  A fault-tolerant 256K RAM fabricated with molybdenum-polysilicon technology , 1980, IEEE Journal of Solid-State Circuits.

[5]  J. Yamada,et al.  Submicron VLSI memory circuits , 1983, 1983 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[6]  T. Morie,et al.  Depletion trench capacitor technology for megabit level MOS dRAM , 1983, IEEE Electron Device Letters.

[7]  T. May,et al.  Alpha-particle-induced soft errors in dynamic memories , 1979, IEEE Transactions on Electron Devices.