DAC linearity improvement with layout technique using magic and latin squares
暂无分享,去创建一个
Tomonori Yanagida | Haruo Kobayashi | Takuya Arafune | Yifei Sun | Nobukazu Tsukiji | Dan Yao | Masashi Higashino | Shaiful Nizam Bin Mohyar
[1] Randall L. Geiger,et al. Switching sequence optimization for gradient error compensation in thermometer-decoded DAC arrays , 2000 .
[2] Rudy Van De Plassche. Integrated analog-to-digital and digital-to-analog converters / Rudy Van De Plassche , 1994 .
[3] W. L. Stevens,et al. THE COMPLETELY ORTHOGONALIZED LATIN SQUARE , 1939 .
[4] Haruo Kobayashi,et al. DAC linearity improvement algorithm with unit cell sorting based on magic square , 2016, 2016 International Symposium on VLSI Design, Automation and Test (VLSI-DAT).
[5] Franco Maloberti. Data Converters , 2007 .
[6] Qi Wei,et al. Balanced Switching Schemes for Gradient-Error Compensation in Current-Steering DACs , 2012, IEICE Trans. Electron..
[7] M.J.M. Pelgrom,et al. Matching properties of MOS transistors , 1989 .