A high-speed 128 Kbit MRAM core for future universal memory applications

A 128 Kb MRAM (Magnetic Random Access Memory) test chip has been fabricated utilizing for the first time a 0.18 /spl mu/m, VDD=1.8 V, logic process technology with Cu backend of line. The presented design uses a 1.4 /spl mu/m/sup 2/ ITIMTJ (1-Transistor/1-Magnetic Tunnel Junction) cell and features a symmetrical high-speed sensing architecture using complementary reference cells and configurable load devices. Extrapolations from test chip measurements and circuit assessments predict a 5 ns random array read access time and random write operations with <5 ns write pulse width.

[1]  Yu Lu,et al.  Memories of tomorrow , 2002 .

[2]  J. Slaughter,et al.  A low power 1 Mbit MRAM based on 1T1MTJ bit cell integrated with copper interconnects , 2002, 2002 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.02CH37302).

[3]  K. Moriyama,et al.  High-performance MRAM technology with an improved magnetic tunnel junction material , 2002, 2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303).