Delay macromodels for the timing analysis of GaAs DCFL

A timing macromodel for gallium arsenide direct-coupled FET logic (GaAs DCFL) cells is derived. It calculates the delay of a cell as a function of such parameters as transistor sizes, capacitive loading, fanout, and input switching time. Calculations based on the derived macromodel show excellent agreement with circuit simulation at two to three orders of magnitude savings in computation time.<<ETX>>

[1]  Ayman I. Kayssi,et al.  The design of a microsupercomputer , 1991, Computer.

[2]  Mark Horowitz,et al.  Signal Delay in RC Tree Networks , 1983, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[3]  Stephen I. Long,et al.  Gallium arsenide digital integrated circuit design , 1990 .

[4]  Karem A. Sakallah,et al.  Analytical transient response of CMOS inverters , 1992 .