XYZ: Hybrid Network on Chip

Network-on-Chip NoC architecture provides a good way to build efficient connections and avoid the limitation of bus-based solution. NoC has emerged as a solution to the problems caused by the shared bus communication approach in System-on-Chip (SoC) implementation. The problems caused by the shared-busses are generally lack of scalability, clock skew, lack of support for current communication and power consumption. The communication requirement of this paradigm is affected by architecture parameters such as the topology, routing, buffer size etc. In this paper, we propose a new approach consisting of an XYZ hybrid Network-on-Chip NoC. This architecture takes on the advantages of the scalable bandwidth of the regular mesh topology and the low latency characteristics of the bus-based networks. We have chosen the store and forwarding switching as switching methods for packets because of the parallel nature of the architecture. We describe in detail the new proposed architecture to get a low latency and give the hardware simulation.

[1]  Grant Martin,et al.  System-on-Chip design , 2001, ASICON 2001. 2001 4th International Conference on ASIC Proceedings (Cat. No.01TH8549).

[2]  Fernando Gehm Moraes,et al.  HERMES: an infrastructure for low area overhead packet-switching networks on chip , 2004, Integr..

[3]  Luca Benini,et al.  Networks on Chips : A New SoC Paradigm , 2022 .

[4]  Ravi Shankar,et al.  Survey of Network on Chip (NoC) Architectures & Contributions , 2009 .

[5]  André DeHon,et al.  Reconfigurable architectures for general-purpose computing , 1996 .

[6]  Slavisa Jovanovic Architecture reconfigurable de système embarqué auto-organisé. (Self-organizing embedded reconfigurable system architecture) , 2009 .

[7]  Kees Goossens,et al.  A Router Architecture for Networks on Silicon , 2001 .

[8]  Bogi Witjaksono Tutorial #2 , 2016, 2016 IEEE International Conference on Communication, Networks and Satellite (COMNETSAT).

[9]  Axel Jantsch,et al.  A network on chip architecture and design methodology , 2002, Proceedings IEEE Computer Society Annual Symposium on VLSI. New Paradigms for VLSI Systems Design. ISVLSI 2002.

[10]  David A. Patterson,et al.  Computer Architecture: A Quantitative Approach , 1969 .

[11]  William J. Dally,et al.  Route packets, not wires: on-chip inteconnection networks , 2001, DAC '01.

[12]  W. Dally,et al.  Route packets, not wires: on-chip interconnection networks , 2001, Proceedings of the 38th Design Automation Conference (IEEE Cat. No.01CH37232).

[13]  Luca Benini,et al.  Designing Routing and Message-Dependent Deadlock Free Networks on Chips , 2006, VLSI-SoC.

[14]  O. Malasse,et al.  Dependability consequences of fault-tolerant technique integrated in stack processor emulator using information flow approach , 2008, 2008 3rd International Conference on Design and Technology of Integrated Systems in Nanoscale Era.

[15]  Luca Benini,et al.  Network-on-Chip design and synthesis outlook , 2008, Integr..