3D Packaging of Embedded Opto-Electronic Die and CMOS IC Based on Wet Etched Silicon Interposer

In this paper, we propose a novel way for 3D packaging of optical and electrical dies for parallel optical interconnections based on wet etched silicon interposer. The process flow of silicon interposer fabrication is demonstrated. Through three steps of deeply wet etching of silicon, a multi-level cavity is formed for embedding and flip-chipping of optical die and electrical die, and the optical through silicon vias for optical I/Os are opened. After flip chip bonding, a designed 50 µm air gap is formed between electronics and optics for thermal isolation. The heat transfer is also simulated to validate the thermal isolation air gap between dies. After fabricating, a 10 Gbps 12-channel receiver is assembled on the silicon interposer, and the sub-module is scaled down to 4 mm by 6 mm. The performance of the fully assembled sub-module is tested on a probe station. Clear eye patterns are captured for each channel. Bit error rate (BER) testing is also performed showing uniform BER with performance matching that of commercial MM receiver.

[1]  H. J. S. Dorren,et al.  Challenges for Optically Enabled High-Radix Switches for Data Center Networks , 2015, Journal of Lightwave Technology.

[2]  Rajeev J Ram,et al.  Localized substrate removal technique enabling strong-confinement microphotonics in bulk Si CMOS processes , 2008, 2008 Conference on Lasers and Electro-Optics and 2008 Conference on Quantum Electronics and Laser Science.

[3]  Mitsuhiro Shikida,et al.  Through-wafer interconnect technology for silicon , 2004 .

[4]  M. Bakir,et al.  Thermal Design and Constraints for Heterogeneous Integrated Chip Stacks and Isolation Technology Using Air Gap and Thermal Bridge , 2014, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[5]  Herbert Reichl,et al.  Glass carrier based packaging approach demonstrated on a parallel optoelectronic transceiver module for PCB assembling , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[6]  Yue Zhang,et al.  Within-tier cooling and thermal isolation technologies for heterogeneous 3D ICs , 2013, 2013 IEEE International 3D Systems Integration Conference (3DIC).

[7]  Casimer DeCusatis,et al.  Handbook of Fiber Optic Data Communication: A Practical Guide to Optical Networking , 2014 .

[8]  David A. B. Miller,et al.  Device Requirements for Optical Interconnects to Silicon Chips , 2009, Proceedings of the IEEE.

[9]  O. Raz,et al.  A compact 2.5D stacked transmitter for parallel optical interconnects , 2016, 2016 Optical Fiber Communications Conference and Exhibition (OFC).

[10]  Yong-Kweon Kim,et al.  Fabrication of a vertical sidewall using double-sided anisotropic etching of 〈1 0 0〉 oriented silicon , 2012 .

[11]  Oded Raz,et al.  Wet Etched Silicon Interposer for the 2.5D Stacking of CMOS and Optoelectronic Dies , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).

[12]  Mariko Sugawara,et al.  40-Gb/s Cost-Effective FPC-Based Optical Engine for Optical Interconnect Using Novel High-Speed FPC Connector , 2013 .

[13]  Oded Raz,et al.  Demonstration of Wafer Scale Fabrication of 3-D Stacked Transmitter and Receiver Modules for Optical Interconnects , 2013, Journal of Lightwave Technology.

[14]  Tolga Tekin,et al.  Review of Packaging of Optoelectronic, Photonic, and MEMS Components , 2011, IEEE Journal of Selected Topics in Quantum Electronics.