Design of a Low Power, Sub-Threshold, Asynchronous Arithmetic Logic Unit Using a Bidirectional Adder
暂无分享,去创建一个
[1] Jens Sparsø,et al. Principles of Asynchronous Circuit Design , 2001 .
[2] Holger Bock Axelsen,et al. Reversible arithmetic logic unit for quantum arithmetic , 2010 .
[3] Thomas G. Draper,et al. A new quantum ripple-carry addition circuit , 2004, quant-ph/0410184.
[4] Alexis De Vos,et al. Reversible computing: from mathematical group theory to electronical circuit experiment , 2005, CF '05.
[5] P. Balasubramanian,et al. Dual-Sum Single-Carry Self-Timed Adder Designs , 2009, 2009 IEEE Computer Society Annual Symposium on VLSI.
[6] Jia Di,et al. Analysis and Improvement of Delay-Insensitive Asynchronous Circuits Operating in Subthreshold Regime , 2010, J. Low Power Electron..
[7] Steve Furber,et al. Principles of Asynchronous Circuit Design: A Systems Perspective , 2010 .
[8] Benton H. Calhoun,et al. Minimizing Offset for Latching Voltage-Mode Sense Amplifiers for Sub-Threshold Operation , 2008, 9th International Symposium on Quality Electronic Design (isqed 2008).
[9] David Harris,et al. CMOS VLSI Design: A Circuits and Systems Perspective , 2004 .