A proposed structure of a 4 Mbit content-addressable and sorting memory
暂无分享,去创建一个
A new structure for a high-density 4-Mb CAM (content addressable memory) with sorting function (sort-CAM) is proposed. Retrieval or sorting operations are done in word-parallel/bit-serial manner at the device. This is different from previous CAMs where operations are done in word-parallel/bit-parallel or flash manner. The device organization, circuits for retrieval or sorting, and chip operations are explained. Estimated performance of the device and chip size are also discussed. The device has 64 K-word×64-b organization and a 3.1-MB/s sorting speed. In practical applications, such as RDB (relational database) systems, this speed is enough, but a number of chips should be connected if larger data volume is needed
[1] Masaru Kitsuregawa,et al. Design and Implementation of High Speed Pipeline Merge Sorter with Run Length Tuning Mechanism , 1987, IWDM.
[2] H. Kotani,et al. A 50MHz 8Mb video RAM with a column direction drive sense amplifier , 1989, Symposium 1989 on VLSI Circuits.
[3] T. Kohonen. Contentaddressable Memories , 1987 .