Adaptation of CDR and full scale range of ADC-based SerDes receiver
暂无分享,去创建一个
Ajith Amerasekera | E-Hung Chen | Andrew Joy | William Leven | Nirmal Warke | Stephen Hubbins | Chih-Kong Ken Yang
[1] V. Gupta,et al. A 6.25-Gb/s binary transceiver in 0.13-/spl mu/m CMOS for serial data transmission across high loss legacy backplane channels , 2005, IEEE Journal of Solid-State Circuits.
[2] Jihong Ren,et al. Near-Optimal Equalizer and Timing Adaptation for I/O Links Using a BER-Based Metric , 2008, IEEE Journal of Solid-State Circuits.
[3] K. Mueller,et al. Timing Recovery in Digital Synchronous Data Receivers , 1976, IEEE Trans. Commun..
[4] Thomas Krause,et al. A 12.5Gb/s SerDes in 65nm CMOS Using a Baud-Rate ADC with Digital Receiver Equalization and Clock Recovery , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.