Decoupling capacitors are widely used to reduce power supply noise. On-chip decoupling capacitors have traditionally been allocated into the white space available on the die based on an unsystematic or ad hoc approach. In this way, large decoupling capacitors are often placed at a significant distance from the current load, compromising the signal integrity of the system. This issue of power delivery cannot be alleviated by simply increasing the size of the on-chip decoupling capacitors. To be effective, the on-chip decoupling capacitors should be placed physically close to the current loads. The area occupied by the on-chip decoupling capacitor, however, is directly proportional to the magnitude of the capacitor. The minimum impedance between the on-chip decoupling capacitor and the current load is therefore fundamentally affected by the magnitude of the capacitor.
A distributed on-chip decoupling capacitor network is proposed in this paper. A system of distributed on-chip decoupling capacitors is shown to provide an efficient solution for providing the required on-chip decoupling capacitance under existing technology constraints. In a system of distributed on-chip decoupling capacitors, each capacitor is sized based on the parasitic impedance of the power distribution grid. Various tradeoffs in a system of distributed on-chip decoupling capacitors are also discussed. Related simulation results for typical values of on-chip parasitic resistance are also presented. An analytic solution is shown to provide accurate distributed system. The worst case error is 0.003% as compared to SPICE. Techniques presented in this paper are applicable not only for current technologies, but also provide an efficient placement of the on-chip decoupling capacitors in future technology generations.
[1]
Larry D. Smith,et al.
Power distribution system design methodology and capacitor selection for modern CMOS technology
,
1999
.
[2]
Avinoam Kolodny,et al.
Maximum effective distance of on-chip decoupling capacitors in power distribution grids
,
2006,
GLSVLSI '06.
[3]
Kaushik Roy,et al.
Decoupling capacitance allocation and its application topower-supply noise-aware floorplanning
,
2002,
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[4]
Sani R. Nassif,et al.
Optimal decoupling capacitor sizing and placement for standard-cell layout designs
,
2003,
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[5]
Eby G. Friedman,et al.
Scaling trends of on-chip power distribution noise
,
2004
.
[6]
Joungho Kim,et al.
Separated role of on-chip and on-PCB decoupling capacitors for reduction of radiated emission on printed circuit board
,
2001,
2001 IEEE EMC International Symposium. Symposium Record. International Symposium on Electromagnetic Compatibility (Cat. No.01CH37161).
[7]
Eby G. Friedman,et al.
Impedance characteristics of decoupling capacitors in multi-power distribution systems
,
2004,
Proceedings of the 2004 11th IEEE International Conference on Electronics, Circuits and Systems, 2004. ICECS 2004..
[8]
Eby G. Friedman,et al.
Noise aware decoupling capacitors for multi-voltage power distribution systems
,
2005,
Sixth international symposium on quality electronic design (isqed'05).
[9]
Eby G. Friedman,et al.
Decoupling capacitors for multi-voltage power distribution systems
,
2006,
IEEE Transactions on Very Large Scale Integration (VLSI) Systems.