Review Paper on High Speed Area Efficient Linear Convolution in Different Adder
暂无分享,去创建一个
[1] Philip Tavel,et al. Modeling and Simulation Design , 2011 .
[2] T. N. Prabakar,et al. Design and implementation of two variable multiplier using KCM and Vedic Mathematics , 2012, 2012 1st International Conference on Recent Advances in Information Technology (RAIT).
[3] Rajesh Mahle,et al. Design a DSP operations using vedic mathematics , 2013, 2013 International Conference on Communication and Signal Processing.
[4] Akhilesh Tyagi,et al. A Reduced-Area Scheme for Carry-Select Adders , 1993, IEEE Trans. Computers.
[5] Rashmi K. Lomte,et al. High Speed Convolution and Deconvolution Using Urdhva Triyagbhyam , 2011, 2011 IEEE Computer Society Annual Symposium on VLSI.
[6] Belle W. Y. Wei,et al. Area-Time Optimal Adder Design , 1990, IEEE Trans. Computers.
[8] Lee-Sup Kim,et al. A low power carry select adder with reduced area , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).
[9] Surabhi Jain,et al. High speed convolution and deconvolution algorithm (Based on Ancient Indian Vedic Mathematics) , 2014, 2014 11th International Conference on Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology (ECTI-CON).