Synchronous programmable divider design for PLL using 0.18 /spl mu/m CMOS technology
暂无分享,去创建一个
[1] Qiuting Huang,et al. A Low Power CMOS Dual Modulus Prescaler for Frequency Synthesizers , 1997 .
[2] Jan Craninckx,et al. A 1.75-GHz/3-V dual-modulus divide-by-128/129 prescaler in 0.7-/spl mu/m CMOS , 1996 .
[3] W.A.M. Van Noije,et al. A 1.6-GHz dual modulus prescaler using the extended true-single-phase-clock CMOS circuit technique (E-TSPC) , 1999, IEEE J. Solid State Circuits.
[4] Michiel Steyaert,et al. A 1.75-GHz/3-V Dual-Modulus Divide-by-128/129 Prescaler in 0.7-μM CMOS , 1996, ESSCIRC '95: Twenty-first European Solid-State Circuits Conference.
[5] P. Larsson. High-speed architecture for a programmable frequency divider and a dual-modulus prescaler , 1996 .
[6] Christer Svensson,et al. High-speed CMOS circuit technique , 1989 .