Switched-current integrator with reduced transient glitches

An improved SI integrator circuit with reduced amplitude of transient glitches is proposed. The main advantage of the proposed topology is that, using an extra current mirror circuit, the same reduction of transient glitches is achieved as in the case in which an op-amp configuration was used.

[1]  Gordon W. Roberts,et al.  A comparison of first and second-generation switched-current cells , 1994, Proceedings of IEEE International Symposium on Circuits and Systems - ISCAS '94.

[2]  Patrick Loumeau,et al.  Glitch reduction in second-generation SI circuits , 1995 .