Address Generation in an Array Processor

This correspondence describes the implementation of a versatile hardware address indexing unit (AIU) capable of generating a multiplicity of address sequences for both array processing and array manipulation. The AIU utilizes a counter/multiplexer principle and incorporates an address logic for implementing real-value FFT based on a standard complex form.

[1]  H. W. Mergler,et al.  A High-Performance Microprocessor-Based FFT Processor , 1978, IEEE Transactions on Industrial Electronics and Control Instrumentation.

[2]  J. Allen,et al.  Computer architecture for signal processing , 1975, Proceedings of the IEEE.

[3]  Marshall C. Pease,et al.  An Adaptation of the Fast Fourier Transform for Parallel Processing , 1968, JACM.

[4]  Charles M. Rader,et al.  The FDP, a Fast Programmable Signal Processor , 1971, IEEE Transactions on Computers.