3-D finite elements simulation of drop test reliability on a Chip Scale Package: Focus on the component architecture and materials

Chip Scale Package (CSP) fulfills the demand for small, light and portable handheld electronic devices and is one of the most advanced packaging concepts. Reliability of this package becomes more critical since their solder joins endure harsh mechanical loads such as drop impact during transportation or operations. Cracking of solder interconnections is often caused by excessive bending of circuit board subject to input acceleration created from dropping handled electronic products. It is known that the dynamic strains and stress states of solder bumps directly affect their reliability during drop impact. In this paper, 3-D finite-elements calculations have been carried out to analyze the effects of chip thickness, Through-Silicon-Vias TSV dimensions and material properties on a new 3D chip scale package (CSP) behavior during an impact. TSVs distribution effect is discussed, two cases have been modeled : bumps located on TSVs and bumps located with an offset in regards with TSV s position. The behavior under shock loading conditions has been analyzed to determine the stress and strain concentration areas. These numerical results will be exploited in fatigue prediction law. Numerical results show that the maximum plastic strain in the bump decreases with the chip thickness. For 0.1 mm Silicon thickness, stress and strain localization and amplitude depend on the TSVs distributions. Bumps on TSVs configuration leads to stress concentration areas around and between VIAs. In the second configuration stress concentration areas are minimized. A comparison between Copper and PolySilicon VIAs shows that the second material gives better results in terms of plastic deformation. In all configurations, the critical position is localized, as expected, at the corner bump.

[1]  John H. L. Pang,et al.  Drop Impact Reliability Testing for Lead-Free and Leaded Soldered IC Packages , 2005, Proceedings Electronic Components and Technology, 2005. ECTC '05..

[2]  Cédric Le Coq,et al.  Optimization for simulation of WL-CSP subjected to Drop-Test with plasticity behavior , 2010, 2010 11th International Thermal, Mechanical & Multi-Physics Simulation, and Experiments in Microelectronics and Microsystems (EuroSimE).

[3]  Pradeep Lall,et al.  Smeared-Property Models for Shock-Impact Reliability of Area-Array Packages , 2007 .

[4]  P. Lall,et al.  Solder-joint reliability in electronics under shock and vibration using explicit finite-element sub-modeling , 2006, 56th Electronic Components and Technology Conference 2006.

[5]  P. Lall,et al.  Solder Joint Reliability in Electronics Under Shock and Vibration Using Explicit Finite-Element Submodeling , 2006, IEEE Transactions on Electronics Packaging Manufacturing.

[6]  Zhaowei Zhong,et al.  Advanced experimental and simulation techniques for analysis of dynamic responses during drop impact , 2004, 2004 Proceedings. 54th Electronic Components and Technology Conference (IEEE Cat. No.04CH37546).

[8]  Yi-Shao Lai,et al.  Experimental studies of board-level reliability of chip-scale packages subjected to JEDEC drop test condition , 2006, Microelectron. Reliab..

[9]  Zhaowei Zhong,et al.  Advanced Numerical and Experimental Techniques for Analysis of Dynamic Responses and Solder Joint Reliability During Drop Impact , 2006, IEEE Transactions on Components and Packaging Technologies.

[10]  Tiao Zhou,et al.  JEDEC board drop test simulation for wafer level packages (WLPs) , 2009, 2009 59th Electronic Components and Technology Conference.

[11]  Jianjun Wang,et al.  Shell-based simplified electronic package model development and its application for reliability analysis , 2003, Proceedings of the 5th Electronics Packaging Technology Conference (EPTC 2003).