Timing distribution for the Belle II data acquistion system
暂无分享,去创建一个
At Belle II, detector signals are digitized inside or near the detector and collected via high-speed optical serial links. Each frontend digitization board equips an FPGA for a unified data link and timing system interface to receive the system clock, the level-1 trigger, other fast timing signals and to return status signals. Timing signals are serialized and delivered via a commodity category-7 LAN cable, through a tree-structure distribution network made from cascaded 1-to-20 distribution modules. We report the performance of this timing distribution system.
[1] K. Arinstein,et al. Belle II Technical Design Report , 2010, 1011.0352.
[2] H. Kodama,et al. Development of a PCI Based Data Acquisition Platform for High Intensity Accelerator Experiments , 2003 .
[3] R. Itoh,et al. Data acquisition system for Belle II , 2010 .