A 5-Gb/s/pin transceiver for DDR memory interface with a crosstalk suppression scheme
暂无分享,去创建一个
[1] Young Sik Hur,et al. Equalization and near-end crosstalk (NEXT) noise cancellation for 20-Gb/s 4-PAM backplane serial I/O interconnections , 2005, IEEE Transactions on Microwave Theory and Techniques.
[2] Jun Chen,et al. Simultaneous shield insertion and net ordering for capacitive and inductive coupling minimization , 2004, ACM Trans. Design Autom. Electr. Syst..
[3] C.W. Werner,et al. A 2 Gb/s/pin 4-PAM parallel bus interface with transmit crosstalk cancellation, equalization, and integrating receivers , 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177).
[4] S. Chandramouli,et al. Realization of multigigabit channel equalization and crosstalk cancellation integrated circuits , 2004, IEEE Journal of Solid-State Circuits.
[5] Lei He,et al. Simultaneous shield insertion and net ordering for capacitive and inductive coupling minimization , 2000, ISPD '00.
[6] Nick Baker,et al. Xbox 360 System Architecture , 2006, IEEE Micro.
[7] Kinam Kim,et al. Low-jitter multi-phase digital DLL with closest edge selection scheme for DDR memory interface , 2008 .
[8] Brian Young. Digital Signal Integrity: Modeling and Simulation with Interconnects and Packages , 2000 .
[9] Eric Bogatin. Signal Integrity - Simplified , 2003 .
[10] Deog-Kyoon Jeong,et al. Jitter transfer analysis of tracked oversampling techniques for multigigabit clock and data recovery , 2003 .
[11] A. Hajimiri,et al. Cancellation of crosstalk-induced jitter , 2006, IEEE Journal of Solid-State Circuits.
[12] Yu Cao,et al. Effects of global interconnect optimizations on performance estimation of deep submicron design , 2000, IEEE/ACM International Conference on Computer Aided Design. ICCAD - 2000. IEEE/ACM Digest of Technical Papers (Cat. No.00CH37140).
[13] Woo-Jin Lee,et al. An 80 nm 4 Gb/s/pin 32 bit 512 Mb GDDR4 Graphics DRAM With Low Power and Low Noise Data Bus Inversion , 2008, IEEE Journal of Solid-State Circuits.
[14] Kaushik Roy,et al. A twisted-bundle layout structure for minimizing inductive coupling noise , 2000, IEEE/ACM International Conference on Computer Aided Design. ICCAD - 2000. IEEE/ACM Digest of Technical Papers (Cat. No.00CH37140).