Carbon Nanotube and Resistive Random Access Memory Based Unbalanced Ternary Logic Gates and Basic Arithmetic Circuits
暂无分享,去创建一个
Tun Zainal Azni Zulkifli | Farooq Ahmad Khanday | Sohiful Anuar Zainol Murad | F. A. Khanday | Furqan Zahoor | T. Zulkifli | Furqan Zahoor | S. A. Zainol Murad
[1] Ahmad M. El-Hajj,et al. CNFET-based designs of Ternary Half-Adder using a novel "decoder-less" ternary multiplexer based on unary operators , 2020, Microelectron. J..
[2] Gurmohan Singh,et al. Design and performance analysis of a CNFET-based TCAM cell with dual-chirality selection , 2017 .
[3] Jon Louis Bentley,et al. Writing efficient programs , 1982 .
[4] Timothy J. Ross,et al. Logic and Fuzzy Systems , 2010 .
[5] Laurent Imbert,et al. Hybrid Binary-Ternary Number System for Elliptic Curve Cryptosystems , 2011, IEEE Transactions on Computers.
[6] Ali Jalali,et al. Efficient Passive Shielding of MWCNT Interconnects to Reduce Crosstalk Effects in Multiple-Valued Logic Circuits , 2019, IEEE Transactions on Electromagnetic Compatibility.
[7] Ali Jalali,et al. Active Shielding of MWCNT Bundle Interconnects: An Efficient Approach to Cancellation of Crosstalk-Induced Functional Failures in Ternary Logic , 2019, IEEE Transactions on Electromagnetic Compatibility.
[8] D. Strukov,et al. Resistive switching phenomena in thin films: Materials, devices, and applications , 2012 .
[9] F. Zeng,et al. Recent progress in resistive random access memories: Materials, switching mechanisms, and performance , 2014 .
[10] Keivan Navi,et al. Novel CNFET ternary circuit techniques for high-performance and energy-efficient design , 2019, IET Circuits Devices Syst..
[11] Keivan Navi,et al. A universal method for designing low-power carbon nanotube FET-based multiple-valued logic circuits , 2013, IET Comput. Digit. Tech..
[12] Mostafa Rahimi Azghadi,et al. Five-Input Majority Gate, a New Device for Quantum-Dot Cellular Automata , 2010 .
[13] K. Maharatna,et al. Modeling SWCNT Bandgap and Effective Mass Variation Using a Monte Carlo Approach , 2010, IEEE Transactions on Nanotechnology.
[14] Fabrizio Lombardi,et al. Design and Evaluation of Multiple Valued Logic Gates Using Pseudo N-Type Carbon Nanotube FETs , 2014, IEEE Transactions on Nanotechnology.
[15] Ahmad M. El-Hajj,et al. High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits , 2019, IEEE Access.
[16] Farooq Ahmad Khanday,et al. Resistive Random Access Memory (RRAM): an Overview of Materials, Switching Mechanism, Performance, Multilevel Cell (mlc) Storage, Modeling, and Applications , 2020, Nanoscale Research Letters.
[17] Debaprasad Das,et al. Design of ternary logic circuits using CNTFET , 2018, 2018 International Symposium on Devices, Circuits and Systems (ISDCS).
[18] Subhasish Mitra,et al. Three-dimensional integration of nanotechnologies for computing and data storage on a single chip , 2017, Nature.
[19] K. Roy,et al. Carbon-nanotube-based voltage-mode multiple-valued logic design , 2005, IEEE Transactions on Nanotechnology.
[20] Andreas Antoniou,et al. Low power dissipation MOS ternary logic family , 1984 .
[21] Tun Zainal Azni Zulkifli,et al. Low-power RRAM Device based 1T1R Array Design with CNTFET as Access Device , 2019, 2019 IEEE Student Conference on Research and Development (SCOReD).
[22] G. Sasikala,et al. Implementation of ternary logic gates using FGMOS , 2015, 2015 International Conference on Smart Technologies and Management for Computing, Communication, Controls, Energy and Materials (ICSTM).
[23] Mohammad Hossein Moaiyeri,et al. Impacts of Process and Temperature Variations on the Crosstalk Effects in Sub-10 nm Multilayer Graphene Nanoribbon Interconnects , 2019, IEEE Transactions on Device and Materials Reliability.
[24] Radha Tapiawala,et al. Design of Universal Logic Gates based on CNTFET for Binary and Ternary Logic , 2014 .
[25] Masud H. Chowdhury,et al. Novel CNTFET and Memristor based Unbalanced Ternary Logic Gate , 2018, 2018 IEEE 61st International Midwest Symposium on Circuits and Systems (MWSCAS).
[26] Mohammed E. Fouda,et al. Ternary Functions Design Using Memristive Threshold Logic , 2019, IEEE Access.
[27] Yong-Bin Kim,et al. CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits , 2011, IEEE Transactions on Nanotechnology.
[28] M.Anto Bennet,et al. A review on carbon nanotube field effect transistors (CNTFETs) for ultra-low power applications , 2018, Renewable and Sustainable Energy Reviews.
[29] T. Jayanthy,et al. Minimization of CNTFET Ternary Combinational Circuits Using Negation of Literals Technique , 2014, Arabian Journal for Science and Engineering.
[30] Hadi Samadi,et al. A new method on designing and simulating CNTFET_based ternary gates and arithmetic circuits , 2017, Microelectron. J..
[31] Yong-Bin Kim,et al. Design of a Ternary Memory Cell Using CNTFETs , 2012, IEEE Transactions on Nanotechnology.
[32] Mark Glusker,et al. The ternary calculating machine of Thomas Fowler , 2005, IEEE Annals of the History of Computing.
[33] F. Lombardi,et al. A novel CNTFET-based ternary logic gate design , 2009, 2009 52nd IEEE International Midwest Symposium on Circuits and Systems.
[34] Mohammad Hossein Moaiyeri,et al. Comparative Analysis of Simultaneous Switching Noise Effects in MWCNT Bundle and Cu Power Interconnects in CNTFET-Based Ternary Circuits , 2019, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[35] Mohammad Hossein Moaiyeri,et al. Comparative Analysis of the Crosstalk Effects in Multilayer Graphene Nanoribbon and MWCNT Interconnects in Sub-10 nm Technologies , 2020, IEEE Transactions on Electromagnetic Compatibility.
[36] Seied Ali Hosseini,et al. A new low power multiplexer based ternary multiplier using CNTFETs , 2018, AEU - International Journal of Electronics and Communications.
[37] Ali Jalali,et al. Analysis of Crosstalk Effects for Multiwalled Carbon Nanotube Bundle Interconnects in Ternary Logic and Comparison With Cu Interconnects , 2017, IEEE Transactions on Nanotechnology.
[38] Jörg Appenzeller,et al. Carbon Nanotubes for High-Performance Electronics—Progress and Prospect , 2008, Proceedings of the IEEE.
[39] Keivan Navi,et al. Method for designing ternary adder cells based on CNFETs , 2017, IET Circuits Devices Syst..
[40] Keivan Navi,et al. Design of energy-efficient and robust ternary circuits for nanotechnology , 2011, IET Circuits Devices Syst..
[41] A. K. Abu El-Seoud,et al. On modelling and characterization of single electron transistor , 2007 .
[42] Saibal Mukhopadhyay,et al. Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits , 2003, Proc. IEEE.