Adiabatic NP-domino circuits

In view of changing the type of energy conversion in CMOS circuits, this paper investigates low power CMOS circuits adopting AC power supply. First, we discuss the algebraic expressions and the corresponding properties of clocked signals. Then, based on summing up the traditional domino circuit design, the design of NP-domino circuits adopting power-clock is proposed in this paper. We carry out PSPICE simulations for the four-stage clocked NP-domino circuit by using sinusoidal power-clock, and demonstrate that the circuit has correct logic function and the working characteristic of energy recovery.

[1]  Nestoras Tzartzanis,et al.  Low-power digital systems based on adiabatic-switching principles , 1994, IEEE Trans. Very Large Scale Integr. Syst..

[2]  J. S. Denker,et al.  A review of adiabatic computing , 1994, Proceedings of 1994 IEEE Symposium on Low Power Electronics.

[3]  S. Moinian,et al.  High Q inductors for wireless applications in a complementary silicon bipolar process , 1996 .