Impact of on-chip interconnects on vertical signal propagation in 3D ICs

Three-dimensional integrated circuits (3D ICs) provide a promising solution for overcoming delay/power problems of 2D ICs by stacking chips vertically. Signal propagation speed among the stacked chips is very important for 3D IC systems. We propose a simple model for analyzing the vertical signal propagation in through-silicon-via-based 3D ICs and discuss the impact of physical parameter variations on propagation delay. Experimental results show that on-chip interconnects greatly affect vertical signal propagation when there are dense general interconnects near the vertical signal interconnect, large amount of fanout, and interconnect length of a driver and receivers is long.

[1]  Sung Kyu Lim,et al.  On accurate full-chip extraction and optimization of TSV-to-TSV coupling elements in 3D ICs , 2013, 2013 IEEE/ACM International Conference on Computer-Aided Design (ICCAD).

[2]  Jun Fan,et al.  Modeling and Application of Multi-Port TSV Networks in 3-D IC , 2013, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[3]  H. Reichl,et al.  Analytical, Numerical-, and Measurement–Based Methods for Extracting the Electrical Parameters of Through Silicon Vias (TSVs) , 2014, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[4]  Jian-Qiang Lu,et al.  3-D Hyperintegration and Packaging Technologies for Micro-Nano Systems , 2009, Proceedings of the IEEE.

[5]  Madhavan Swaminathan,et al.  A Rigorous Model for Through-Silicon Vias With Ohmic Contact in Silicon Interposer , 2013, IEEE Microwave and Wireless Components Letters.

[6]  Emre Salman,et al.  Power Distribution in TSV-Based 3-D Processor-Memory Stacks , 2012, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.

[7]  Diederik Verkest,et al.  3-D Technology Assessment: Path-Finding the Technology/Design Sweet-Spot , 2009, Proceedings of the IEEE.

[8]  Katsuyuki Sakuma,et al.  Three-dimensional silicon integration , 2008, IBM J. Res. Dev..

[9]  Yehea Ismail,et al.  TSV impact on circuit performance and recommended design methodologies , 2012, 2012 24th International Conference on Microelectronics (ICM).

[10]  Ruey-Beei Wu,et al.  Passive Equalizer Design for Through Silicon Vias With Perfect Compensation , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[11]  Joungho Kim,et al.  Modeling and Analysis of a Power Distribution Network in TSV-Based 3-D Memory IC Including P/G TSVs, On-Chip Decoupling Capacitors, and Silicon Substrate Effects , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[12]  Junho Lee,et al.  High-Frequency Scalable Electrical Model and Analysis of a Through Silicon Via (TSV) , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[13]  Junho Lee,et al.  High-Frequency Scalable Modeling and Analysis of a Differential Signal Through-Silicon Via , 2014, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[14]  Tzong-Lin Wu,et al.  A New Model for Through-Silicon Vias on 3-D IC Using Conformal Mapping Method , 2012, IEEE Microwave and Wireless Components Letters.

[15]  W. Dehaene,et al.  Electrical Modeling and Characterization of Through Silicon via for Three-Dimensional ICs , 2010, IEEE Transactions on Electron Devices.

[16]  S. R. Narasimhan,et al.  Modeling of Crosstalk in Through Silicon Vias , 2013, IEEE Transactions on Electromagnetic Compatibility.