HW/SW CoVerification performance estimation and benchmark for a 24 embedded RISC core design
暂无分享,去创建一个
This paper describes the benchmarking of a HW/SW-coverification design strategy. The benchmark results were the base for making a principal verification decision for an already ongoing project at Siemens AG, Public Communication Network Group. The intention for this benchmark was to verify whether commercial available coverification tools can handle the design complexity of an embedded system containing 24 embedded RISC cores and provides the necessary performance in terms of simulation speed and throughput.
[1] Gerry Kane,et al. MIPS RISC Architecture , 1987 .
[2] Thomas W. Albrecht. Concurrent Design Methodology and Configuration Management of the SIEMENS EWSD - CCS7E Processor System Simulation , 1995, 32nd Design Automation Conference.
[3] Wolfgang Ecker,et al. Hardware/software co-simulation in a VHDL-based test bench approach , 1997, DAC.