Design and Rapid Assessment of Efficient On-Chip ESD Protection Strategy
暂无分享,去创建一个
[1] Qian Shi,et al. Integrated circuit ESD protection structure failure analysis based on TLP technique , 2016, 2016 17th International Conference on Electronic Packaging Technology (ICEPT).
[2] Yongsup Kim,et al. Systematic Analysis Methodology for Mobile Phone's Electrostatic Discharge Soft Failures , 2011, IEEE Transactions on Electromagnetic Compatibility.
[3] Myeongkoo Park,et al. Efficient Circuit and an EM Model of an Electrostatic Discharge Generator , 2017, IEEE Transactions on Electromagnetic Compatibility.
[4] SHEN Hong-yu,et al. Improved LDMOS for ESD Protection of High Voltage BCD Process , 2019, 2019 IEEE 26th International Symposium on Physical and Failure Analysis of Integrated Circuits (IPFA).
[5] Dimitri Linten,et al. RF/High-Speed I/O ESD Protection: Co-optimizing Strategy Between BEOL Capacitance and HBM Immunity in Advanced CMOS Process , 2020, IEEE Transactions on Electron Devices.
[6] Kai Wang,et al. Susceptibility Scanning as a Failure Analysis Tool for System-Level Electrostatic Discharge (ESD) Problems , 2008, IEEE Transactions on Electromagnetic Compatibility.
[7] Wansoo Nah,et al. System Level ESD Coupling Analysis Using Coupling Transfer Impedance Function , 2018, IEEE Transactions on Electromagnetic Compatibility.
[8] S. Caniggia,et al. Numerical Prediction and Measurement of ESD Radiated Fields by Free-Space Field Sensors , 2007, IEEE Transactions on Electromagnetic Compatibility.