Wiring control by RTL design for reconfigurable wave-pipelined circuits

High-speed and low-power circuits of considering the development cycle for digital signal processing are very important in a mobile computing. The achievement of them on an FPGA (Field Programmable Gate Array) dominant in the point of shortening the development cycle. Nevertheless a reconfigurable device such as an FPGA for a power-aware design has not been developed. The authors have developed logic blocks for reconfigurable wave-pipelined circuits for the achievement of high-speed and low-power reconfigurable circuits. Wave-pipeline is one of a circuit design technique for high-speed processing and low-power consumption. They are very useful for the reduction in the resource on the FPGA. However, a wiring control to connect them have not been achieved. In this paper, the wiring control by RTL Design is developed. Its operation speeds are evaluated using 0.18 um CMOS technology.

[1]  R. Sidek,et al.  RC4A stream cipher for WLAN security: A hardware approach , 2008, 2008 International Conference on Electrical and Computer Engineering.

[2]  Juan M. Meneses,et al.  Some experiments about wave pipelining on FPGA's , 1998, IEEE Trans. Very Large Scale Integr. Syst..

[3]  W. Liu,et al.  Wave-pipelining: a tutorial and research survey , 1998, IEEE Trans. Very Large Scale Integr. Syst..

[4]  Hiroshi Nakamura,et al.  Cool Mega-Arrays: Ultralow-Power Reconfigurable Accelerator Chips , 2011, IEEE Micro.

[5]  Hidetoshi Onodera,et al.  P2Lib: process-portable library and its generation system , 1997, Proceedings of CICC 97 - Custom Integrated Circuits Conference.

[6]  Michael J. Flynn,et al.  Comparative Studies of Pipelined Circuits , 1993 .

[7]  Zhiguo Cao,et al.  An Embedded System-on-Chip Architecture for Real-time Visual Detection and Matching , 2014, IEEE Transactions on Circuits and Systems for Video Technology.

[8]  T. Sato,et al.  A PRNG Circuit on PLD with Feature of Low-Power, High-Speed, and Various Generation of Random Number Sequence , 2006, TENCON 2006 - 2006 IEEE Region 10 Conference.

[9]  Tomoaki Sato,et al.  Delay Time Analysis of Reconfigurable Firewall Unit , 2012 .

[10]  Arjuna Madanayake,et al.  Improved 8-Point Approximate DCT for Image and Video Compression Requiring Only 14 Additions , 2014, IEEE Transactions on Circuits and Systems I: Regular Papers.