A 40-nm Sub-Threshold 5T SRAM Bit Cell With Improved Read and Write Stability
暂无分享,去创建一个
Alexander Fish | Adam Teman | Anatoli Mordakhay | Janna Mezhibovsky | A. Fish | A. Teman | A. Mordakhay | Janna Mezhibovsky
[1] N. Vallepalli,et al. A 3-GHz 70-mb SRAM in 65-nm CMOS technology with integrated column-based dynamic power supply , 2005, IEEE Journal of Solid-State Circuits.
[2] Zheng Guo,et al. Characterization of Dynamic SRAM Stability in 45 nm CMOS , 2011, IEEE Journal of Solid-State Circuits.
[3] Tsutomu Yoshimura,et al. Reexamination of SRAM Cell Write Margin Definitions in View of Predicting the Distribution , 2011, IEEE Transactions on Circuits and Systems II: Express Briefs.
[4] A.P. Chandrakasan,et al. A 256-kb 65-nm Sub-threshold SRAM Design for Ultra-Low-Voltage Operation , 2007, IEEE Journal of Solid-State Circuits.
[5] E. Seevinck,et al. Static-noise margin analysis of MOS SRAM cells , 1987 .
[6] Alexander Fish,et al. A 250 mV 8 kb 40 nm Ultra-Low Power 9T Supply Feedback SRAM (SF-SRAM) , 2011, IEEE Journal of Solid-State Circuits.
[7] Jiajing Wang,et al. Analyzing static and dynamic write margin for nanometer SRAMs , 2008, Proceeding of the 13th international symposium on Low power electronics and design (ISLPED '08).
[8] Alexander Fish,et al. A Minimum Leakage Quasi-Static RAM Bitcell , 2011 .
[9] Kaushik Roy,et al. Ultralow-Voltage Process-Variation-Tolerant Schmitt-Trigger-Based SRAM Design , 2012, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[10] H. Pilo,et al. An SRAM Design in 65-nm Technology Node Featuring Read and Write-Assist Circuits to Expand Operating Voltage , 2007, IEEE Journal of Solid-State Circuits.
[11] Yong Zhang,et al. Separatrices in high-dimensional state space: System-theoretical tangent computation and application to SRAM dynamic stability analysis , 2010, Design Automation Conference.
[12] Jason Liu,et al. An 8T Subthreshold SRAM Cell Utilizing Reverse Short Channel Effect for Write Margin and Read Performance Improvement , 2007, 2007 IEEE Custom Integrated Circuits Conference.
[13] A.P. Chandrakasan,et al. A 256 kb 65 nm 8T Subthreshold SRAM Employing Sense-Amplifier Redundancy , 2008, IEEE Journal of Solid-State Circuits.