Performance analysis of parallel frame synchronization scheme in SDH systems
暂无分享,去创建一个
We analyze the performance of a new parallel frame synchronization system used for SDH networks. The performance is measured by using false synchronous probability P/sub FS/, the average synchronous incoming time T/sub ASI/, the average synchronous catching time T/sub ASC/, and the average synchronization holding time T/sub ASH/. Analysis indicates that the performance of our scheme is similar to that of the traditional approaches, or better under some condition. Furthermore, our scheme permits designers to use off-the-shelf integrated circuits to build SDH synchronization system.
[1] Thomas J. Robe,et al. A SONET STS-3c User Network Interface Integrated Circuit , 1991, IEEE J. Sel. Areas Commun..
[2] Mohammad S. Obaidat,et al. PARALLEL FRAME SYNCHRONOUS SCHEME FOR STM‐1 IN SDH NETWORKS , 1996 .
[3] Uyless D. Black. Emerging communications technologies , 1994, Prentice Hall series in advanced communications technologies.
[4] Dennis T. Kong. 2.488 Gb/s SONET Multiplexer/Demultiplexer with Frame Detection Capability , 1991, IEEE J. Sel. Areas Commun..