Interposer design and measurement with various caparcitors for reducing total system PDN impedance

CMOS digital VLSIs require lower power supply impedance to maintain stable logic operation. This paper reports PDN design and characterization of interposers with different types of decoupling capacitors and different locations. The developed interposer which consisted of six conductive layers was attached on a mother board. Three kinds of locations of decoupling capacitors were examined to reduce power supply impedance. They were die-side capacitors, embedded capacitors, and land-side capacitors on the interposer. Then, three types of capacitors; conventional two-terminal capacitor, L/W reversed type capacitor, and three-terminal capacitor were compared. The CMOS test chip was assumed to synthesize total PDN impedance seen from the chip. By adopting chip-package-board co-design methodology, anti-resonance peaks in total PDN which occurred by the interaction between package inductance and on-die capacitance were estimated by simulation.

[1]  Toshio Sudo,et al.  Study on power supply noise and electromagnetic radiation in relation to chip-package anti-resonance , 2014, 2014 IEEE Electrical Design of Advanced Packaging & Systems Symposium (EDAPS).

[3]  P. Larsson Resonance and damping in CMOS circuits with on-chip decoupling capacitance , 1998 .

[4]  Mingming Xu,et al.  Correlation of On-Die capacitance for power delivery network , 2008, 2008 IEEE-EPEP Electrical Performance of Electronic Packaging.