Optimizing the DRAM refresh count for merged DRAM/logic LSIs

In merged DRAM/logic LSIs, the DRAM portion could suffer from shorter data retention time because of heat and noise caused by the logic portion. Frequent refreshes increase power consumption. Also, they disturb normal DRAM accesses leading to performance degradation. In order to overcome this problem, we propose several DRAM refresh architectures. The basic idea is to eliminate unnecessary DRAM refreshes. We have estimated the DRAM refresh count in executing benchmark programs under several architecture models. As a result, in the most effective combination of the architectures, we have obtained more than 80% reduction against a conventional DRAM refresh architecture for most benchmark programs. In addition to it, even when we have taken normal DRAM access into account, we have obtained more than 50% reduction for several benchmarks.

[1]  Takahiro Tsuruda,et al.  High-speed/high-band width design methodologies for on chip DRAM core multimedia system LSIs , 1996, Proceedings of Custom Integrated Circuits Conference.

[2]  Fong Pong,et al.  Missing the Memory Wall: The Case for Processor/Memory Integration , 1996, 23rd Annual International Symposium on Computer Architecture (ISCA'96).

[3]  K. Murakami,et al.  Parallel processing RAM chip with 256 Mb DRAM and quad processors , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[4]  K. Yelick,et al.  Intelligent RAM (IRAM): chips that remember and compute , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[5]  和彰 村上,et al.  A DRAM Refresh Architecture for Merged DRAM/Logic LSIs , 1997 .

[6]  Youji Idei,et al.  Dual-period self-refresh scheme for low-power DRAM's with on-chip PROM mode register , 1998 .

[7]  康司 甲斐,et al.  Evaluating DRAM Refresh Architectures for Merged DRAM/Logic LSIs , 1998 .

[8]  Kazuaki Murakami,et al.  Analyzing and Reducing the Impact of Shorter Data Retention Time on the Performance of Merged DRAM/Logic LSIs , 1998 .