Parallel and pipelined VLSI design for the histogramming operation

The authors describe the design of a VLSI processing unit for the histogramming operation. The processing unit is composed of several bit-serial processing elements (PEs) connected according to the odd-even network topology. In this approach, histogramming is divided into the counting process and the filtering process. The filtering process is shown to be computationally inexpensive compared to the counting and marking phases. The use of a histogramming unit of fixed size to handle a large number of pixels is considered.<<ETX>>

[1]  Azriel Rosenfeld,et al.  Image processing on MPP: 1 , 1982, Pattern Recognit..

[2]  Arun K. Sood,et al.  Parallel bit-level pipelined VLSI processing unit for the histogramming operation , 1988, Proceedings CVPR '88: The Computer Society Conference on Computer Vision and Pattern Recognition.

[3]  Kenneth E. Batcher,et al.  Bit-Serial Parallel Processing Systems , 1982, IEEE Transactions on Computers.

[4]  Linda Pagli,et al.  External Sorting in VLSI , 1984, IEEE Transactions on Computers.

[5]  M. Hatamian,et al.  Parallel bit-level pipelined VLSI designs for high-speed signal processing , 1987, Proceedings of the IEEE.