Efficiency of body biasing in 90-nm CMOS for low-power digital circuits
暂无分享,去创建一个
C. Pacha | R. Thewes | R. Brederlow | P. Seegebrecht | J. Berthold | K. von Arnim | E. Borinski | H. Fiedler
[1] Kouichi Kanda,et al. Design impact of positive temperature dependence of drain current in sub 1 V CMOS VLSIs , 1999, Proceedings of the IEEE 1999 Custom Integrated Circuits Conference (Cat. No.99CH36327).
[2] T. Kuroda,et al. A 0.9V 150MHz 10mW 4mm^2 2-D Discrete Cosine Transform Core Processor with Variable Threshold Logic , 1996 .
[3] Y. Arima,et al. A 9/spl mu/W 50MHz 32b adder using a self-adjusted forward body bias in SoCs , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[4] T. Fujita,et al. A 0.9 V 150 MHz 10 mW 4 mm/sup 2/ 2-D discrete cosine transform core processor with variable-threshold-voltage scheme , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.
[5] Kaushik Roy,et al. Optimal body bias selection for leakage improvement and process compensation over different technology generations , 2003, ISLPED '03.
[6] H. Mizuno,et al. A 18 /spl mu/A-standby-current 1.8 V 200 MHz microprocessor with self substrate-biased data-retention mode , 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278).
[7] C. Pacha,et al. A low-leakage 2.5GHz skewed CMOS 32b adder for nanometer CMOS technologies , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[8] I. Filanovsky,et al. Mutual compensation of mobility and threshold voltage temperature effects with applications in CMOS circuits , 2001 .
[9] Wei Jin,et al. High performance 50 nm CMOS devices for microprocessor and embedded processor core applications , 2001, International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224).
[10] Bomy Chen,et al. Scalability and biasing strategy for CMOS with active well bias , 2001, 2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184).
[11] J. Tschanz,et al. Ultra-low voltage circuits and processor in 180nm to 90nm technologies with a swapped-body biasing technique , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[12] Kouichi Kanda,et al. Design impact of positive temperature dependence of drain current in sub 1 V CMOS VLSIs , 1999 .