Dual Supply Voltages and Dual Clock Frequencies for Lower Clock Power and Suppressed Temperature-Gradient-Induced Clock Skew
暂无分享,去创建一个
[1] Volkan Kursun,et al. Reversed Temperature-Dependent Propagation Delay Characteristics in Nanometer CMOS Circuits , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[2] Eby G. Friedman,et al. Multi-Voltage CMOS Circuit Design: Kursun/Multi-Voltage CMOS Circuit Design , 2006 .
[3] Sachin S. Sapatnekar,et al. Low-power clock distribution using multiple voltages and reduced swings , 2002, IEEE Trans. Very Large Scale Integr. Syst..
[4] Volkan Kursun,et al. Multi-Vth Level Conversion Circuits for Multi-VDD Systems , 2007, 2007 IEEE International Symposium on Circuits and Systems.
[5] S. Naffziger,et al. Clock distribution on a dual-core, multi-threaded Itanium/sup /spl reg//-family processor , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[6] Volkan Kursun,et al. Dual-V_DD Clock Distribution for Low Power and Minimum Temperature Fluctuations Induced Skew , 2007, 8th International Symposium on Quality Electronic Design (ISQED'07).
[7] S. Naffziger,et al. Clock distribution on a dual-core, multi-threaded Itanium/spl reg/ family microprocessor , 2005, 2005 International Conference on Integrated Circuit Design and Technology, 2005. ICICDT 2005..
[8] Volkan Kursun,et al. Voltage optimization for simultaneous energy efficiency and temperature variation resilience in CMOS circuits , 2007, Microelectron. J..
[9] C.E. Dike,et al. A design for digital, dynamic clock deskew , 2003, 2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408).
[10] Eby G. Friedman,et al. Multi-voltage CMOS Circuit Design , 2006 .
[11] Marios C. Papaefthymiou,et al. Reduced delay uncertainty in high performance clock distribution networks , 2003, 2003 Design, Automation and Test in Europe Conference and Exhibition.
[12] Eby G. Friedman,et al. Buffer sizing for delay uncertainty induced by process variations , 2004, Proceedings of the 2004 11th IEEE International Conference on Electronics, Circuits and Systems, 2004. ICECS 2004..
[13] David Harris,et al. CMOS VLSI Design: A Circuits and Systems Perspective , 2004 .
[14] Manoj Sachdev,et al. A low-power reduced swing global clocking methodology , 2004, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[15] Sunil P. Khatri,et al. A novel clock distribution and dynamic de-skewing methodology , 2004, ICCAD 2004.
[16] Youngkou Lee,et al. Clock multiplier using digital CMOS standard cells for high-speed digital communication systems , 1999 .
[17] Volkan Kursun,et al. Low Power and High Speed Multi Threshold Voltage Interface Circuits , 2009, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[18] X. Dai. An adaptive digital deskewing circuit for clock distribution networks , 1998, 1998 IEEE International Solid-State Circuits Conference. Digest of Technical Papers, ISSCC. First Edition (Cat. No.98CH36156).