Scaling considerations for sub-90 nm split-gate flash memory cells

The increasing usage of flash memory in mobile applications is pushing the scaling limit of Flash memory technology. This paper presents a systematic scaling methodology, architecture, optimization strategy, and performance of sub-90 nm split-gate flash memory cells. The device simulation results show that the split-gate cells can be scaled to 90 nm node and below using shallow source/drain junctions and a highly localized source-halo in conjunction with channel engineering. Using properly optimized technology parameters, sub-90 nm cells with tolerable leakage current and efficient time-to-program and time-to-erase can be achieved

[1]  G. Girardi,et al.  Survey on flash technology with specific attention to the critical process parameters related to manufacturing , 2003, Proc. IEEE.

[2]  Samar K. Saha,et al.  MOSFET test structures for two-dimensional device simulation , 1995 .

[3]  J. De Vos,et al.  A new scalable self-aligned dual-bit split-gate charge-trapping memory device , 2005, IEEE Transactions on Electron Devices.

[4]  D.-T. Fan,et al.  A novel self-aligned highly reliable sidewall split-gate flash memory , 2006, IEEE Transactions on Electron Devices.

[5]  Guido Groeseneken,et al.  Analysis of the enhanced hot-electron injection in split-gate transistors useful for EEPROM applications , 1992 .

[6]  Roberto Bez,et al.  Introduction to flash memory , 2003, Proc. IEEE.

[7]  YunSeung Shin,et al.  Non-volatile memory technologies for beyond 2010 , 2005, Digest of Technical Papers. 2005 Symposium on VLSI Circuits, 2005..

[8]  C.S. Wang,et al.  An analytical programming model for the drain-coupling source-side injection split gate flash EEPROM , 2005, IEEE Transactions on Electron Devices.

[9]  Samar K. Saha Scaling considerations for high performance 25 nm metal–oxide–semiconductor field effect transistors , 2001 .

[10]  S. Kianian A novel 3 volts-only small sector erase, high density Flash E^2PROM , 1994 .

[11]  T. Chan,et al.  A novel high-speed, 5-volt programming EPROM structure with source-side injection , 1986, 1986 International Electron Devices Meeting.

[12]  Samar K. Saha Design considerations for 25 nm MOSFET devices , 2001 .

[13]  Changyuan Chen,et al.  Flash memory-cell characterization using two-transistor cell compact macro-model for system-on-chip design , 2005, SPIE Advanced Lithography.

[14]  C.C.-H. Hsu,et al.  Highly scalable ballistic injection AND-type (BiAND) flash memory , 2006, IEEE Transactions on Electron Devices.

[15]  Samar K. Saha,et al.  Impact ionization rate of electrons for accurate simulation of substrate current in submicron devices , 1993 .

[16]  Huinan Guan,et al.  An analytical model for optimization of programming efficiency and uniformity of split gate source-side injection SuperFlash memory , 2003 .

[17]  C.S. Wang,et al.  Shrinkable triple self-aligned field-enhanced split-gate flash memory , 2004, IEEE Transactions on Electron Devices.