7.5 Gb/s monolithically integrated clock recovery circuit using PLL and 0.3-/spl mu/m gate length quantum well HEMT's
暂无分享,去创建一个
Manfred Berroth | Axel Hulsmann | U. Nowotny | B. Raynor | J. Schneider | P. Hofmann | Klaus Köhler | Z.-G. Wang
[1] U. Langmann,et al. A 8 Gb/s Si bipolar phase and frequency detector IC for clock extraction , 1992, 1992 IEEE International Solid-State Circuits Conference Digest of Technical Papers.
[2] Zhigong Wang. MultiGbits/s data regeneration and clock recovery IC design , 1993 .
[3] Zhigong Wang,et al. Multi-Gb/s Silicon Bipolar Clock Recovery IC , 1991, IEEE J. Sel. Areas Commun..
[4] Hans Ransijn,et al. A 2.5 Gb/s GaAs Clock and Data Regenerator I.C. , 1990, ESSCIRC '90: Sixteenth European Solid-State Circuits Conference.
[5] K. W. Martin,et al. A 6-GHz integrated phase-locked loop using AlGaAs/GaAs heterojunction bipolar transistors , 1992 .
[6] W. Bennett. Statistics of regenerative digital transmission , 1958 .
[7] Allen A. Sweet,et al. MIC & MMIC Amplifier and Oscillator Circuit Design , 1990 .