Circuits for digital signal processing
暂无分享,去创建一个
This paper discusses two custom integrated circuits designed to perform the functions of signal correlation and lattice filtering (MA or AR). Each circuit is decomposed into P operators, each being a direct implementation of the equations. To allow concurrent use of an arbitrary number of operators and to simplify inter-module connections (both within and between chips), a bit-serial architecture was adopted. These chips can be cascaded; computation speed is independent of model order in both types of calculations. These chips have been designed to operate at a sample frequency between 0 and 300 kHz for the correlator, 0 and 150 kHz for the lattice filter.
[1] Frederick A. Williams. An expandable single-IC digital filter/Correlator , 1982, ICASSP.
[2] H. Barral,et al. Circuits intégres modulaires pour le traitement du signal , 1983 .
[3] Shlomo Waser,et al. High-Speed Monolithic Multipliers for Real-Time Digital Signal Processing , 1978, Computer.
[4] L. B. Jackson,et al. An approach to the implementation of digital filters , 1968 .