Performance enhancement of a hybrid 1-bit full adder circuit

Full adder is a crucial requirement for designing many types of processors like microprocessors, digital signal processors, image processing and various VLSI applications etc. In most of the design adder connected on most critical path of the circuit which affects the overall performance of the system. This paper proposes modified hybrid full adder circuit that enhances the performance in terms of power consumption at various voltages, temperature and operating frequency. It also improves noise immunity by 2–5% than its peer design. All simulations have been performed at 45nm process technology on Tanner EDA tool.

[1]  Vinay Kumar,et al.  Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[2]  Shin Min Kang,et al.  CMOS Digital Integrated Cir-cuits: Analysis and Design , 2002 .

[3]  Kaushik Roy,et al.  Low-Power CMOS VLSI Circuit Design , 2000 .

[4]  Tarek Darwish,et al.  Performance analysis of low-power 1-bit CMOS full adder cells , 2002, IEEE Trans. Very Large Scale Integr. Syst..

[5]  Mónico Linares Aranda,et al.  CMOS Full-Adders for Energy-Efficient Arithmetic Applications , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.