VLSI Design and Analysis of Multipliers for Low Power
暂无分享,去创建一个
[1] Jan M. Rabaey,et al. Digital Integrated Circuits , 2003 .
[2] Hideo Ito,et al. Design of defect tolerant Wallace multiplier , 2005, 11th Pacific Rim International Symposium on Dependable Computing (PRDC'05).
[3] Sung-Mo Kang,et al. CMOS digital integrated circuits , 1995 .
[4] Wolfgang Fichtner,et al. A 2.7-µW/MHz Transmission-Gate-Based 16-bit Multiplier for Digital Hearing Aids , 2005 .
[5] T.-Y. Chang,et al. Design and analysis of VLSI-based parallel multipliers , 1990 .
[6] Dan Clein,et al. CMOS IC Layout: Concepts, Methodologies, and Tools , 1999 .
[7] Rob A. Rutenbar,et al. Exploring multiplier architecture and layout for low power , 1996, Proceedings of Custom Integrated Circuits Conference.
[8] Chuan Yi Tang,et al. A 2.|E|-Bit Distributed Algorithm for the Directed Euler Trail Problem , 1993, Inf. Process. Lett..
[9] S.H.-L. Tu,et al. Skew-Tolerant Domino Techniques for High-Speed Baugh-Wooley Multiplier Circuit Design , 2006, 2006 49th IEEE International Midwest Symposium on Circuits and Systems.