2.4 GHz CMOS class D synchronous rectifier

A CMOS synchronous class D rectifier is implemented in 130 nm technology. The rectifier is designed to operate at 2.4 GHz and requires no external supplies for biasing. The measured RF to DC power efficiency is 30% for an input power of +10 dBm and the power efficiency is greater than 25% over a 12 dB dynamic range from 4-16 dBm. The area of the rectifier is 780 μm by 670 μm including input matching to 50 Ω and a DC output lowpass filter. Important aspects of the design include the feedback network for synchronous switching and injecting gate bias from the drain node.

[1]  Sanggeun Jeon,et al.  Nonlinear Design Technique for High-Power Switching-Mode Oscillators , 2006, IEEE Transactions on Microwave Theory and Techniques.

[2]  Zoya Popovic,et al.  High-efficiency X-Band MMIC GaN power amplifiers operating as rectifiers , 2014, 2014 IEEE MTT-S International Microwave Symposium (IMS2014).

[3]  S. Scorcioni,et al.  RF to DC CMOS rectifier with high efficiency over a wide input power range for RFID applications , 2012, 2012 IEEE/MTT-S International Microwave Symposium Digest.

[4]  J. A. Garcia,et al.  An E-pHEMT self-biased and self-synchronous class E rectifier , 2014, 2014 IEEE MTT-S International Microwave Symposium (IMS2014).