Statistical estimator for simultaneous noise and mismatch suppression in SAR ADC
暂无分享,去创建一个
[1] Wenbo Liu,et al. A 12-bit, 45-MS/s, 3-mW Redundant Successive-Approximation-Register Analog-to-Digital Converter With Digital Calibration , 2011, IEEE Journal of Solid-State Circuits.
[2] Jan Craninckx,et al. A 60 dB SNDR 35 MS/s SAR ADC With Comparator-Noise-Based Stochastic Residue Estimation , 2015, IEEE Journal of Solid-State Circuits.
[3] Yeonam Yoon,et al. A 10.5-b ENOB 645 nW 100kS/s SAR ADC with statistical estimation based noise reduction , 2015, 2015 IEEE Custom Integrated Circuits Conference (CICC).
[4] Nan Sun,et al. A Thermometer-Like Mismatch Shaping Technique With Minimum Element Transition Activity for Multibit $\Delta\Sigma$ DACs , 2014, IEEE Transactions on Circuits and Systems II: Express Briefs.
[5] Nan Sun,et al. Capacitor mismatch calibration for SAR ADCs based on comparator metastability detection , 2014, 2014 IEEE International Symposium on Circuits and Systems (ISCAS).
[6] Arthur H. M. van Roermund,et al. A 10b/12b 40 kS/s SAR ADC With Data-Driven Noise Reduction Achieving up to 10.1b ENOB at 2.2 fJ/Conversion-Step , 2013, IEEE Journal of Solid-State Circuits.
[7] D.A. Hodges,et al. A self-calibrating 15 bit CMOS A/D converter , 1984, IEEE Journal of Solid-State Circuits.