Highly robust 0.25-/spl mu/m single-poly-gate CMOS with inter-well deep trenches
暂无分享,去创建一个
T. Kobayashi | Y. Okazaki | S. Date | H. Inokawa | T. Tsuchiya | M. Miyake | K. Nishimura | T. Ishihara | T. Mizusawa
[1] Yuichi Kado,et al. Characteristics of a new isolated p-well structure using thin epitaxy over the buried layer and trench isolation , 1992 .
[2] M. Miyake,et al. Subquarter-micrometer gate-length p-channel and n-channel MOSFETs with extremely shallow source-drain junctions , 1989 .
[3] B. L. Gregory,et al. Latch-Up in CMOS Integrated Circuits , 1973 .