Wafer Level Reliability Characterization of 2.5D IC packages

Via-Last TSV based 2.5D/3D IC packaging is actively being pursued for its ability to extend Moore’s law beyond the limitations inherent in 2D packaging, though challenges for optimizing electrical test continue to be addressed. This paper discusses a wafer level testable design approach that eliminates the need to probe wafer on substrate bumps and carries the advantage of performing reliability tests at wafer level. A number of design, assembly, electrical and reliability test considerations are detailed.

[1]  Erik Jan Marinissen,et al.  Direct probing on large-array fine-pitch micro-bumps of a wide-I/O logic-memory interface , 2014, 2014 International Test Conference.

[2]  Hao Chen,et al.  Efficient probing schemes for fine-pitch pads of InFO wafer-level chip-scale package , 2016, 2016 53nd ACM/EDAC/IEEE Design Automation Conference (DAC).