Scalability of the Si/sub 1-x/Ge/sub x/ source/drain technology for the 45-nm technology node and beyond
暂无分享,去创建一个
R. Rooyackers | Kristin De Meyer | F. Nouri | G. Eneman | An De Keersgieter | M. Jurczak | P. Verheyen | V. Moroz | R. Schreutelkamp | M. Jurczak | V. Moroz | R. Rooyackers | L. Washington | F. Nouri | G. Eneman | P. Verheyen | L. Smith | R. Schreutelkamp | A. D. Keersgieter | K. Meyer | L. Smith | L. Washington
[1] M. Jurczak,et al. The Impact of Layout on Stress-Enhanced Transistor Performance , 2005, 2005 International Conference On Simulation of Semiconductor Processes and Devices.
[2] R. Rooyackers,et al. A systematic study of trade-offs in engineering a locally strained pMOSFET , 2004, IEDM Technical Digest. IEEE International Electron Devices Meeting, 2004..
[3] M. Silberstein,et al. A 90nm high volume manufacturing logic technology featuring novel 45nm gate length strained silicon CMOS transistors , 2003, IEEE International Electron Devices Meeting 2003.
[4] A. De Keersgieter,et al. Layout impact on the performance of a locally strained PMOSFET , 2005, Digest of Technical Papers. 2005 Symposium on VLSI Technology, 2005..
[5] M. Jurczak,et al. Exploring the limits of stress-enhanced hole mobility , 2005, IEEE Electron Device Letters.
[6] D. Greenlaw,et al. Integration and optimization of embedded-sige, compressive and tensile stressed liner films, and stress memorization in advanced SOI CMOS technologies , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[7] K. Yahashi,et al. High performance CMOSFET technology for 45nm generation and scalability of stress-induced mobility enhancement technique , 2006, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[8] J. Holt,et al. Design of high performance PFETs with strained si channel and laser anneal , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[9] S. Thompson,et al. Key differences for process-induced uniaxial vs. substrate-induced biaxial stressed Si and Ge channel MOSFETs , 2004, IEDM Technical Digest. IEEE International Electron Devices Meeting, 2004..
[10] R. Rooyackers,et al. Demonstration of recessed SiGe S/D and inserted metal gate on HfO/sub 2/ for high performance pFETs. , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[11] D. T. Grider,et al. 35% drive current improvement from recessed-SiGe drain extensions on 37 nm gate length PMOS , 2004, Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004..
[12] C. Ouyang,et al. Performance comparison and channel length scaling of strained Si FETs on SiGe-on-insulator (SGOI) , 2004, IEDM Technical Digest. IEEE International Electron Devices Meeting, 2004..
[13] S. Tyagi,et al. High performance 35nm L/sub GATE/ CMOS transistors featuring NiSi metal gate (FUSI), uniaxial strained silicon channels and 1.2nm gate oxide , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[14] V. Moroz,et al. pMOSFET with 200% mobility enhancement induced by multiple stressors , 2006, IEEE Electron Device Letters.
[15] S. Satoh,et al. A novel strain enhanced CMOS architecture using selectively deposited high tensile and high compressive silicon nitride films , 2004, IEDM Technical Digest. IEEE International Electron Devices Meeting, 2004..
[16] A. Toriumi,et al. In-plane mobility anisotropy and universality under uni-axial strains in nand p-MOS inversion layers on (100), [110], and (111) Si , 2004, IEDM Technical Digest. IEEE International Electron Devices Meeting, 2004..
[17] Dramatically enhanced performance of recessed SiGe source-drain PMOS by in-situ etch and regrowth technique (InSERT) , 2005, Digest of Technical Papers. 2005 Symposium on VLSI Technology, 2005..