Cycle time variance minimization for WIP balance approaches in wafer fabs

Although work-in-process (WIP) balance approaches can achieve average cycle time reduction, due to the characteristics of wafer fabrication facilities (wafer fabs), e.g., re-entrant flow, setup time and batch processing, a lack of effective mechanism to ensure lot movement at the right pace results in degraded cycle time variance, which might be a potential problem when due date is concerned. This paper attempts to solve this problem. Firstly four cycle time variance minimization rules which utilize waiting time, cycle time and due date information of lot are investigated. Then they are incorporated into two WIP balance approaches in literature to figure out whether they can overcome the drawback arising from WIP balance. In the end the benefit of cycle time variance minimization is illustrated by one example to address an improved ability to meet due date reliably.

[1]  Oliver Rose,et al.  A pull/push concept for toolgroup workload balance in wafer fab , 2010, Proceedings of the 2010 Winter Simulation Conference.

[2]  Oliver Rose,et al.  Wip control and calibration in a wafer fab , 2012, Proceedings Title: Proceedings of the 2012 Winter Simulation Conference (WSC).

[3]  Shu Li,et al.  Minimum inventory variability schedule with applications in semiconductor fabrication , 1996 .

[4]  John W. Fowler,et al.  Measurement and improvement of manufacturing capacities (MIMAC): Final report , 1995 .

[5]  Chun-Hung Chen,et al.  Efficient composition of good enough dispatching policies for semiconductor manufacturing , 2003 .

[6]  Appa Iyer Sivakumar,et al.  Cycle time variance minimization in dynamic scheduling of single machine systems , 2009 .

[7]  Gary L. Hogg,et al.  Workload control in the semiconductor industry , 2002 .

[8]  Oliver Rose Comparison of Due-date Oriented Dispatch Rules in Semiconductor Manufacturing , 2003 .

[9]  Oliver Rose,et al.  A composite rule combining due date control and WIP balance in a wafer fab , 2011, Proceedings of the 2011 Winter Simulation Conference (WSC).

[10]  J.W. Fowler,et al.  Balanced Machine Workload Dispatching Scheme for Wafer Fab , 2007, 2007 IEEE/SEMI Advanced Semiconductor Manufacturing Conference.

[11]  Kenneth R. Baker,et al.  Principles of Sequencing and Scheduling. New York: John Wiley & Sons , 2009 .

[12]  Kenneth R. Baker,et al.  Principles of Sequencing and Scheduling , 2018 .

[13]  S.C.H. Lu,et al.  Efficient scheduling policies to reduce mean and variance of cycle-time in semiconductor manufacturing plants , 1994 .

[14]  John W. Fowler,et al.  A new scheduling approach using combined dispatching criteria in wafer fabs , 2003 .