Impact of body biasing on the retention time of gain-cell memories
暂无分享,去创建一个
[1] Andreas Peter Burg,et al. Two-port low-power gain-cell storage array: Voltage scaling and retention time , 2012, 2012 IEEE International Symposium on Circuits and Systems.
[2] Alexander Fish,et al. Exploration of Sub-VT and Near-VT 2T Gain-Cell Memories for Ultra-Low Power Applications under Technology Scaling , 2013 .
[3] David Blaauw,et al. A 5.42nW/kB retention power logic-compatible embedded DRAM with 2T dual-Vt gain cell for low power sensing applications , 2010, 2010 IEEE Asian Solid-State Circuits Conference.
[4] O. Yadid-Pecht,et al. Leakage Reduction in Advanced Image Sensors Using an Improved ${\rm AB}^{2}{\rm C}$ Scheme , 2012, IEEE Sensors Journal.
[5] Chris H. Kim,et al. A 667 MHz Logic-Compatible Embedded DRAM Featuring an Asymmetric 2T Gain Cell for High Speed On-Die Caches , 2012, IEEE Journal of Solid-State Circuits.
[6] Chris H. Kim,et al. A 2T1C Embedded DRAM Macro With No Boosted Supplies Featuring a 7T SRAM Based Repair and a Cell Storage Monitor , 2012, IEEE Journal of Solid-State Circuits.
[7] A. Burg,et al. Review and classification of gain cell eDRAM implementations , 2012, 2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel.
[8] A. Burg,et al. A sub-VT 2T gain-cell memory for biomedical applications , 2012, 2012 IEEE Subthreshold Microelectronics Conference (SubVT).