Analysis of High-Speed GaAs Source-Coupled FET Logic Circuits

A source-coupled FET logic (SCFL) circuit is proposed for gigabit rate digital signaf processing. FET threshold voltage tolerance in the SCFL circuit and the SCFL circnit performance are presented. The speed of the SCFL gate depends on the operating region of the FET. For high-speed operation, FET's drain-to-source voltage fdgher than a pinchoff voltage has to be suppfied. The SCFL gate, which is composed of 1.5-pm gate-length FET's, showsthat the minimum propagation time is predicted to be 25 ps/gate. Mhimum rise time and fall time are expected to be S4 ps and 51 ps, respectively. Maximum RZ data rate is expected to be 5.6 Gb/s. The SCFL circnit is applicablefor high-speed dlgitaf sigmd processing.

[1]  R. Zucca,et al.  Planar GaAs IC technology: Applications for digital LSI , 1978 .

[2]  T. Sudo,et al.  A MESFET Variable-Capacitance Model for GaAs Integrated Circuit Simulation , 1982 .

[3]  R. Tuyl,et al.  High-speed integrated logic with GaAs MESFET's , 1974 .

[4]  H. Ishikawa,et al.  Normally-off type GaAs MESFET for low power, high speed logic circuits , 1977, 1977 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[5]  G. Nuzillat,et al.  Quasi-normally-off MESFET logic for high-performance GaAs IC's , 1980, IEEE Transactions on Electron Devices.

[6]  M. Ohmori,et al.  Very Low Power Gigabit Logic Circuits with Enhancement-Mode GaAs MESFETS , 1981, 1981 IEEE MTT-S International Microwave Symposium Digest.

[7]  M.S. Shur Analytical model of GaAs MESFET's , 1978, IEEE Transactions on Electron Devices.

[8]  W. Curtice A MESFET Model for Use in the Design of GaAs Integrated Circuits , 1980 .