A low-power high-speed comparator for analog to digital converters
暂无分享,去创建一个
[1] Eric A. M. Klumperink,et al. A 10-bit Charge-Redistribution ADC Consuming 1.9 $\mu$W at 1 MS/s , 2010, IEEE Journal of Solid-State Circuits.
[2] Qiang Li,et al. High-speed low-power common-mode insensitive dynamic comparator , 2015 .
[3] Pedro M. Figueiredo,et al. Kickback noise reduction techniques for CMOS latched comparators , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[4] Andrea Baschirotto,et al. A 7.65-mW 5-bit 90-nm 1-Gs/s Folded Interpolated ADC Without Calibration , 2014, IEEE Transactions on Instrumentation and Measurement.
[5] Jeremy Holleman,et al. A Low-Power High-Precision Comparator With Time-Domain Bulk-Tuned Offset Cancellation , 2013, IEEE Transactions on Circuits and Systems I: Regular Papers.
[6] Paul R. Gray,et al. A 10 b, 20 Msample/s, 35 mW pipeline A/D converter , 1995, IEEE J. Solid State Circuits.
[7] Ata Khorami,et al. Zero-power mismatch-independent digital to analog converter , 2015 .
[8] Ata Khorami,et al. One-dimensional adiabatic circuits with inherent charge recycling , 2015 .
[9] Kunihiro Asada,et al. Clocked comparator for high-speed applications in 65nm technology , 2010, 2010 IEEE Asian Solid-State Circuits Conference.
[10] Behzad Razavi,et al. Design techniques for high-speed, high-resolution comparators , 1992 .
[11] Ata Khorami,et al. Elimination of the effect of bottom-plate capacitors in C-2C DAC using a layout technique , 2015, Microelectron. J..